# **ESIstream**

The Efficient Serial Interface

### ESISTREAM 62B64B

Get started with VCK190 loopback package

VERSAL AI CORE XCV1902-2MSEVSVA2197



#### Summary

- 1 Hardware setup
- 2 | From Vivado project creation to link synchronization
- 3 | Project overview
- 4 | From Vivado project creation to link synchronization

- 5 | Acquire RX data (62-bit)
  Using Vivado Integrated Logic Analyzer (ILA)
- 6 | Design example top file testbench simulation
- 7 | Application Note:
  Create an ESIstream Gigabit Transceivers Block
  Design (.bd) from scratch on Versal.
- 8 | UART interface protocol



# Hardware Setup



#### Hardware setup

#### Ordering information

- ☐ VCK190 Versal AI Core Evaluation kit <u>product web page</u>.
  - ☐ Avnet: EK-VCK190-G by AMD Xilinx Evaluation & Development Kits | Avnet
- ☐ SAMTEC VITA 57.4 FMC+ HSPC Loopack Card <u>product web page</u>
  - ☐ Avnet <u>REF-197618-01</u> by <u>Samtec Hardware Development Tools</u> | <u>Avnet</u>
  - ☐ Mouser: REF-197618-01 Samtec | Mouser Europe
    - ☐ FMC I/O voltage: VADJ=1.2 V, 1.5 V, 1.8 V, 2.5 V or 3.3 V (FPGA carrier card dependent)

VCK190 Evaluation kit



VITA 57.4 FMC+ LOOPBACK CARD BLOCK DIAGRAM



#### Hardware setup

Connect cables and loopback board on J51

Connect XM107 loopback board

Connect USB C JTAG + UART cable between PC and VCK190



Connect power cable



## Hardware setup

#### Power-ON VCK190 Evaluation Kit





OFF

Switch ON SW13



#### User interface

**PBO SYNC** 

PB1 RST GT

Push-Buttons (x2), Led (x4), Switches (x4)



LED3: BE or CB STATUS LED1: TX and RX IP READY LED2: RX LANES READY LED0: UART READY

and VALID STATUS





# Project overview



#### Project overview







# From Vivado project creation to link synchronization



#### Create Vivado project

- ☐ Open Vivado 2021.1
- ☐ Click on Tools > Run Tcl Script...
- ☐ Launch *script\_64b.tcl* available in *loopback/* package directory.
- ☐ Once project creation has completed...
- ☐ Click on *Recent projects* view to open it.





#### Generate Device image





# Load Device image

#### Open hardware Manager





#### Load Device image

Click on Open target and Auto Connect





#### Load Device image

#### Click on Program device and Program





#### Start link synchronization

#### Maximize ILA window





#### Start link synchronization

☐ Check UART is ready and ESIstream TX and RX transceivers are ready: LED0 ON and LED 1 ON



- ☐ Push SYNC button (PB0)
  - ☐ The loopback communication between ESIstream TX and RX through the loopback board has started.
- ☐ Check RX LANES are ready, LED2 ON.
- ☐ Check there is no communication error, LED3 OFF.
  - ☐ If one bit error is detected on one HSSL then LED3 is turned ON.





# Acquire RX data (62-bit)

Using Vivado Integrated Logic Analyzer (ILA)



#### Acquire data in Vivado using JTAG and ILA.

In hardware manager, click on play button.





#### ILA Analog view

Select all lanes + right-click, then click on Waveform > Analog Settings...





ILA Analog view Analog Settings Select Hold and click on OK. Please specify the display settings for viewing the selected objects as analog waveforms. HARDWARE MANAGER - localhost/xilinx\_tcf/Xilinx/282203141781A There are no serial I/O links. Auto-detect links Create links Row height: hw\_ila\_1 ? @ C X Y Range <u>Auto</u> Waveform - hw\_ila\_1 ? \_ D X Fixed Min: 0 Ma<u>x</u>: 0 ILA Status: Idle Name Value Interpolation style: Linear 

<u>H</u>old <sup>™</sup> frame\_ila[0][63:2] 2ddbb76eddl ● Hide ○ Clip Off scale: Overlap 2ddbb76eddl ✓ Horizontal line Y Value: 0 <sup>™</sup> frame\_ila[2][63:2] 2ddbb76eddl frame\_ila[3][63:2] 2ddbb76eddl ? Apply Cancel 2ddbb76eddl 2ddbb76eddl frame\_ila[6][63:2] 2ddbb76eddl <sup>™</sup> frame\_ila[7][63:2] 2ddbb76eddl 2ddbb76eddl

Updated at: 2022-Dec-20 18:13:13

Debug Probe Properties

Hardware

Dashboard Options



# Design example top file testbench simulation



#### Launch Vivado Simulator

Click on Run simulation and Run Behavioral Simulation to simulate the whole design.





# Run the simulation for 70 $\mu$ s Click on Play button.





## Run the simulation for 70 μs (zoom)





Create an ESIstream Gigabit Transceivers Block Design (.bd) from scratch on Versal.















| ▶ Re-customize IP                                          |                                                       |                                            |                            |                 | № Re-customize IP                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                     |                            | ×           |        |
|------------------------------------------------------------|-------------------------------------------------------|--------------------------------------------|----------------------------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|----------------------------|-------------|--------|
| Versal ACAPs Transceivers Bridge IP (1.1)                  |                                                       |                                            |                            |                 | Versal ACAPs Transceivers Bridge IP (1.1)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                     |                            | 1           |        |
| ① Documentation P IP Location                              |                                                       |                                            |                            |                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | ① Documentation                                                                                                                                                                                                                                                                                  | ■ IP Location                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                     |                            |             |        |
| Show disabled ports                                        |                                                       | Component Name gt_bridge_ip_0              |                            |                 | Show disabled ports                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | ports                                                                                                                                                                                                                                                                                            | Component Name gt_bride                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | ge_ip_0                                                             |                            |             |        |
|                                                            |                                                       | ☐ Pass Through Mode  ✓ Master Reset Enable |                            |                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | + or jou, por                                                                                                                                                                                                                                                                                    | GT_TXI +   <br>GT_TX2 +   <br>GT_TX2 +                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | <ul><li>✓ Pass Through Mode</li><li>✓ Master Reset Enable</li></ul> |                            |             |        |
| + gt_trusrcit C                                            | ज ,Tx0 +   <br>ज ,Tx1 +   <br>ज ,Tx2 +   <br>ज ,Tx3 + | Transceiver type                           | GTY                        | ~               | ]<br>]<br>[1 - 20]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | + 07,702, EXT                                                                                                                                                                                                                                                                                    | OT TAX +   OT TAX + | Transceiver type                                                    | GTY                        | ~           |        |
| — gtpawergaad G<br>— gtjopiijact G<br>— gtjopiijact G      | 57 (8X0 +                                             | Preset GT direction                        | Start from scratch  DUPLEX | <b>~</b>        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Preset  GT direction                                                | Start from scratch  DUPLEX | · ·         |        |
| lla resettane gt gpra enable lint st gpra in tu resett     | t pili reset –<br>tatus aut –<br>dane aut –           | Number of Lanes                            | 4                          | <b>⊗</b> [1 - 2 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Number of Lanes                                                     | 11                         | <b>⊗</b> [1 | - 20]  |
| = rate_sal(20) tou                                         | trusrcitiaut =                                        | TX Master CLK source                       | TX0                        | 8               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | + grousett<br>  + grousett                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | TX Master CLK source                                                | TX0                        | ⊗           |        |
| reset to datagath in roll reset might and datagath in look | Jackjaut –<br>Jackjaut –<br>Bolejisth –               | RX Master CLK source                       | RX0                        | 8               | aphdets  (grown opened  (grown opened  (grown lovet  (grown lovet  (grown lovet  (grown as able  (grow as able  (grows (grown able))  (grown grown able)  (grown grown able)  (grown grown able)  (grown able)  (grown able)  (grown able) | genioneset = genioneset = hatgaatus out = to establise out =                                                                                                                                                                                                                                     | RX Master CLK source                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | RX0                                                                 | 8                          |             |        |
|                                                            | gpr, aut                                              | Transceiver Configs                        |                            |                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | c) by by contract, or [0 (0)]    to protection   Grow earthe   Grow earthe   Grow earthe   Grow earthe   week (0) (1) and down earth,   week (0) (1) and down earth,   week (0) (0) and down earth, | eset east  .0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Transceiver Configs                                                 |                            |             |        |
|                                                            |                                                       |                                            |                            | OK C            | Cancel                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                     |                            | ОК          | Cancel |























The Efficient Serial Interface

#### Application Note



- ☐ Make external hsclk0\_lcplllock, hsclk1\_lcplllock signals from gt\_quad\_base, gt\_quad\_base\_1 and gt\_quad\_base\_2
- ☐ Tools > Run Tcl Script...
- Launch make\_external\_lcplllock.tcl
- ☐ The Validate design and Create HDL wrapper...









## **UART**



#### UART - FPGA interface protocol

#### Write command

The design embeds a UART slave which uses the following configuration:

Baud rate: 115200

Data Bits: 8

No parity

The UART frames layer protocol defined here allows to perform read and write operations on the registers listed in the register map.

#### Register Write operation:

The UART master must send the data in the order described on the figure below to be able to write a FPGA register.

Firstly, the master send the 15-bit register address and then the 32-bit data word.

- The most significant bit of the first transmitted byte (bit 7) must be set to 0 for write operation.
- The bits 6 down to 0 of the first transmitted byte contain the bit 14 down to 8 of the register address.
- The second byte contains the bit 7 down to 0 of the register address.
- The third byte contains the bit 31 down to 24 of the register data.
- The fourth byte contains the bit 23 down to 16 of the register data.
- The fifth byte contains the bit 15 down to 8 of the register data.
- The sixth byte contains the bit 7 down to 0 of the register data.

Finally, the master read the acknowledgment word to check that the communication has been done correctly. The acknowledgment word is a single byte of value 0xAC (172 is the decimal value).





#### UART - FPGA interface protocol

#### Read command

The design embeds a UART slave which uses the following configuration:

Baud rate: 115200

Data Bits: 8

No parity

The UART frames layer protocol defined here allows to perform read and write operations on the registers listed in the register map.

#### Register Read Operation

The UART master must send the data in the order described on the figure below to be able to read a FPGA register value. Firstly, the master send the 15-bit register address.

- The most significant bit of the first transmitted byte (bit 7) must be set to 1 for read operation.
- The bits 6 down to 0 of the first transmitted byte contain the bit 14 down to 8 of the register address.
- The second byte contains the bit 7 down to 0 of the register address.

Then, the master read the data and the acknowledgment word to check that the communication has been done correctly. The acknowledgment word is a single byte of value 0xAC (172 is the decimal value).

- The third byte contains the bit 31 down to 24 of the register data.
- The fourth byte contains the bit 23 down to 16 of the register data.
- The fifth byte contains the bit 15 down to 8 of the register data.
- The sixth byte contains the bit 7 down to 0 of the register data.



